Patents
Literature
Hiro is an intelligent assistant for R&D personnel, combined with Patent DNA, to facilitate innovative research.
Hiro

46 results about "Domino circuit" patented technology

Apparatus and methods for high throughput self-timed domino circuits

Asynchronous circuitry provides a domino circuit having short cycle times and zero overhead latency. The control circuit of a datapath circuit may utilize a completion signal from the datapath circuit to develop a request signal to the datapath circuit. The request signal may also be based on a request signal from a previous stage. Using the completion signal of a stage to develop the request signal for the same stage allows the circuitry to reduce the impact of constraints that are required for the asynchronous circuitry to operate. Similarly, using the request signal from a previous stage of the asynchronous circuitry to develop the request signal for a present stage also allows the circuitry to reduce the impact of constraints required to implement the asynchronous circuitry. These techniques allow the achievement of fast cycle times while maintaining zero overhead.
Owner:ORACLE INT CORP

Domino circuitry compatible static latch

A circuit provides latched data in a domino circuit environment. The circuit receives a pair of input signals that are either in complementary logic states, which is data, or in the same logic state, which is the reset condition. The circuit responds to the complementary logic states by providing intermediate signals and output signals in corresponding complementary logic states. The intermediate logic states are latched by cross-coupled clocked inverters prior to the pair of signals switching from data to reset. The intermediate signals are thus latched in the complementary logic states that correspond to data even after the pair of input signals have returned to reset. The output signals are also thus provided in complementary logic states that correspond to data prior to the input signals being reset.
Owner:FREESCALE SEMICON INC

Dual-threshold domino circuit with optimal gate control vector used in low-power consumption VLSI (very large scale integration)

The invention relates to a dual-threshold domino circuit with an optimal gate control vector used in low-power consumption VLSI (very large scale integration), i.e., when the dual-threshold domino circuit is in a dormant state, leakage power consumption of the domino circuit is reduced by utilizing the optimal gate control vector. In the invention, after the dual-threshold domino circuit just enters the dormant state from an operating state, a chip is kept at unchanged high temperature owing to short time, and at the moment, the leakage power consumption can be effectively reduced by utilizing the gate control vector with a high-level input signal and a high-level clock signal; and after the dual-threshold domino circuit is changed into the dormant state from the operating state for a period of time, the temperature of the chip is reduced to room temperature, and at the moment, the leakage power consumption can be more effectively reduced by utilizing the gate control vector with a low-level input signal and a low-level clock signal.
Owner:BEIJING UNIV OF TECH

Low-power-consumption domino three-value character arithmetic circuit

The invention discloses a low-power-consumption domino three-value character arithmetic circuit, which comprises a first character arithmetic circuit unit, a second character arithmetic circuit unit and a third character arithmetic circuit unit. The first character arithmetic circuit unit, the second character arithmetic circuit unit and the third character arithmetic circuit unit all achieve functions through a heat insulation circuit, a three-value character arithmetic circuit and a domino circuit. The low-power-consumption domino three-value character arithmetic circuit has the advantages of integrating the heat insulation circuit and the domino circuit into the three-value character arithmetic circuit, converting energy of circuits according to a sequence of a power supply-a signal node-a power supply through the heat insulation circuit, being capable of effectively reducing power consumption of the circuits, enabling the power consumption of the circuits to be low, enabling the circuits to have smaller area by combining the domino circuit with a multi-value circuit, further improving information density of the circuits, reducing the quantity of chip pins and connecting wires, and enabling the circuits to have simple structures.
Owner:HANGZHOU MAEN TECH

Three-valued thermal-insulation domino direct circulation valve and reverse circulation valve

The invention discloses a three-valued thermal-insulation domino direct circulation valve and a three-valued thermal-insulation domino reverse circulation valve which respectively comprise a three-valued low-power dissipation domino JKL trigger, wherein each three-valued low-power dissipation domino JKL trigger consists of a first three-valued thermal-insulation domino text calculation circuit, a second three-valued thermal-insulation domino text calculation circuit, a third three-valued thermal-insulation domino text calculation circuit, a fourth three-valued thermal-insulation domino text calculation circuit and a basic three-valued JKL trigger circuit; thermal-insulation logic, multi-valued logic and multi-domino circuits are combined together through the first to fourth three-valued thermal-insulation domino text calculation circuits, thus realizing a three-valued low-power dissipation domino JKL trigger; and the three-valued thermal-insulation domino direct circulation valve and the three-valued thermal-insulation domino reverse circulation valve have the advantages of being high in circuit integration and information density and low in power dissipation on the basis of the three-valued low-power dissipation domino JKL trigger.
Owner:NINGBO UNIV

Non-clock-state regression domino logic gate and related integrated circuit and estimation method

The invention relates to a non-clock-state regression domino logic gate and a related integrated circuit and an estimation method. The non-clock-state regression domino logic gate responds to a plurality of input nodes comprising at least one state regression node, and a preset node is prearranged to a first state by a domino circuit. When the preset node is pulled to a second state, the domino circuit switches to a locking state and switches the state of an output node; and when a reset node is pulled to the first state, the domino circuit resets to the preset state and switches the output node to a preset value. When the above input node is in an estimation state, an estimation circuit pulls the preset node to a second state, and when the domino circuit is in a locking state, an enable circuit enables a reset condition. After an estimation event, if the rest condition is satisfied and the input node is not in an estimation state, a reset circuit pulls the rest node to a first state.
Owner:VIA TECH INC

High-speed low-power-consumption cyclic code encoder

The invention discloses a high-speed low-power-consumption cyclic code encoder which comprises a preprocessing module and an or module, wherein the preprocessing module is used for realizing a plurality of exclusive or logics by the aid of a plurality of domino circuits, the domino circuits receive a clock signal and are provided with a plurality of output ends, and the or module is used for realizing or logics and comprises a plurality of MOS (metal oxide semiconductor) transistors in parallel connection, and grid electrodes of the MOS transistors are connected to the output ends of the domino circuits. By the aid of the cascade domino circuits, output load capacitance can be decreased, so that speed is increased, and power consumption is reduced.
Owner:AEROSPACE INFORMATION
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products