A method for forming a vertically stacked memory device. The method includes providing a
semiconductor substrate having a surface region and forming a first
dielectric material overlying the surface region. A first plurality of memory cells are formed overlying the first
dielectric material. Each of the first plurality of memory cells includes at least a first top
metal wiring structure spatially extending in a first direction, a first bottom wiring structure spatially extending in a second direction orthogonal to the first top
metal wiring structure, and a first switching element sandwiched in an intersection region between the first top
metal wiring structure and the first bottom metal wiring structure. In a specific embodiment, the method forms a thickness of second
dielectric material overlying the first plurality of memory. A second plurality of memory cells are formed overlying the second dielectric material. Each of the second plurality of memory cells includes at least a second top metal wiring structure extending in the first direction, a second bottom wiring structure arranged spatially orthogonal to the second top metal wiring structure, and a second switching element sandwiched in an intersection region of the second top metal wiring structure and the second bottom metal wiring structure.