Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Sub-threshold digital circuit power consumption optimization method and system

A digital circuit and sub-threshold technology, applied in multi-objective optimization, electrical digital data processing, CAD circuit design, etc., can solve the problem of increasing the complexity of device size optimization for sub-threshold digital circuits, increasing the complexity of sub-threshold circuits, Problems such as slow device optimization speed, to achieve the effect of saving area, reducing circuit performance, and optimizing power consumption

Pending Publication Date: 2020-04-03
INST OF MICROELECTRONICS CHINESE ACAD OF SCI
View PDF0 Cites 5 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

This will exponentially increase the complexity of device size optimization for subthreshold digital circuits, making the device optimization speed process extremely slow
[0003] At present, with the increase in the scale of sub-threshold digital circuits, the combination of statistical analysis and optimization of PVT deviations with traditional stochastic optimization algorithms and heuristic optimization algorithms has been unable to be directly applied to large-scale sub-threshold digital circuits. Optimization, especially the optimization that cannot be directly applied to large-scale sub-threshold digital sequential circuits
In addition, in order to reduce the power consumption of sub-threshold digital circuits, the performance of sub-threshold digital circuits can be reduced under the premise of meeting the timing requirements. The traditional method is to reduce the gate width / gate length ratio of MOS devices in the circuit. However, reducing the gate width It will cause the discretization of the height of the cells in the standard cell library used, further resulting in a waste of area; and increasing the gate length of the cells working in the subthreshold region may improve the performance of the cells due to the reverse short channel effect, and in random optimization In the algorithm, due to the reverse short channel effect, the device size optimization will fall into the local optimum point
These further increase the complexity of sub-threshold circuit design optimization, resulting in too long optimization time

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Sub-threshold digital circuit power consumption optimization method and system
  • Sub-threshold digital circuit power consumption optimization method and system
  • Sub-threshold digital circuit power consumption optimization method and system

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0047]The following will clearly and completely describe the technical solutions in the embodiments of the present invention with reference to the accompanying drawings in the embodiments of the present invention. Obviously, the described embodiments are only some, not all, embodiments of the present invention. Based on the embodiments of the present invention, all other embodiments obtained by persons of ordinary skill in the art without making creative efforts belong to the protection scope of the present invention.

[0048] Such as figure 1 As shown, the embodiment of the present invention provides a sub-threshold digital circuit power consumption optimization method, the method may specifically include the following steps:

[0049] S101. Determine a logic unit circuit that can reduce performance and power consumption.

[0050] In the embodiment of the present invention, such as figure 2 As shown, it is a specific implementation of the above step S101. Specifically, the ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a sub-threshold digital circuit power consumption optimization method and system. The method comprises the following steps of: firstly, determining a logic unit circuit capableof reducing performance and power consumption; carrying out time sequence analysis on a given integrated circuit to obtain all signal paths with loose time sequences; determining a plurality of maindelay units capable of reducing performance and power consumption in each signal path with loose time sequence; and finally, increasing or shortening the gate length of the device of the main time delay unit according to a preset time sequence constraint condition so as to optimize the power consumption of the sub-threshold circuit by adjusting the gate length. According to the invention, the gatelength of a device of a main time delay unit is increased or shortened in a reasonable interval; the circuit performance is reduced, the delay time of the unit is prolonged, the power consumption ofthe integrated circuit is reduced on the premise that the time sequence requirement is met, in addition, the power consumption can be reduced and the area can be saved by reducing the gate length, andmeanwhile, the optimization speed is increased.

Description

technical field [0001] The invention relates to the technical field of circuit power consumption optimization, in particular to a sub-threshold digital circuit power consumption optimization method and system. Background technique [0002] Subthreshold digital circuits refer to digital logic circuits whose operating voltage is lower than the threshold voltage of transistor devices. Since the circuit operates in the subthreshold region, the dynamic power consumption and static power consumption of the circuit can be greatly reduced. It is precisely because the device works in the sub-threshold region that the current and voltage of the device have an exponential relationship, and changes in the size of the device will lead to significant changes in current and parasitic capacitance, thereby significantly changing the electrical performance of the circuit. In addition, circuit performance fluctuates greatly with PVT (Process-Voltage-Temperature, process-voltage-temperature) de...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G06F30/367G06F30/30G06F111/06
Inventor 吴玉平陈岚张学连
Owner INST OF MICROELECTRONICS CHINESE ACAD OF SCI
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products