Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Preparation method of semiconductor structure

A semiconductor and gas technology, used in semiconductor/solid-state device manufacturing, electrical components, circuits, etc., can solve the problems affecting device performance, threshold voltage distribution deformation, line width roughness, etc., to suppress sidewall etching, improve performance, The effect of reducing line width roughness

Pending Publication Date: 2020-04-03
CHANGXIN MEMORY TECH INC
View PDF0 Cites 3 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0006] In view of the above-mentioned shortcomings of the prior art, the purpose of the present invention is to provide a method for preparing a semiconductor structure, which is used to solve the problem that the line width roughness is too high when the self-aligned double patterning (SADP) process is adopted in the prior art, This leads to local bridging of subsequent devices, which in turn causes deformation of the threshold voltage distribution and affects the performance of the device.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Preparation method of semiconductor structure
  • Preparation method of semiconductor structure
  • Preparation method of semiconductor structure

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0059] Embodiments of the present invention are described below through specific examples, and those skilled in the art can easily understand other advantages and effects of the present invention from the content disclosed in this specification. The present invention can also be implemented or applied through other different specific implementation modes, and various modifications or changes can be made to the details in this specification based on different viewpoints and applications without departing from the spirit of the present invention.

[0060] see Figure 1-Figure 17 . It should be noted that the diagrams provided in this embodiment are only schematically illustrating the basic idea of ​​the present invention, and only the components related to the present invention are shown in the diagrams rather than the number, shape and shape of the components in actual implementation. Dimensional drawing, the type, quantity and proportion of each component can be changed arbit...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

PropertyMeasurementUnit
poweraaaaaaaaaa
poweraaaaaaaaaa
Login to View More

Abstract

The invention provides a preparation method of a semiconductor structure. The preparation method comprises the following steps: providing a to-be-etched layer; forming a core mold layer on the surfaceof the to-be-etched layer; forming a side wall material layer on the surfaces of the to-be-etched layer and the core mold layer; under the condition of applying continuous bias power and / or pulse bias power, etching back the side wall material layer by adopting a plasma etching process until the to-be-etched layer and the top of the core mold layer are exposed, and reserving the side wall materials on the two sides of the core mold layer as side walls; removing the core mold layer; and after the core mold layer is removed, etching the to-be-etched layer by taking the side walls as masks. By utilizing the method, the line width roughness of the semiconductor structure is sequentially controlled and reduced through different steps, and the pattern feature structure is accurately transferredto the substrate, so that the performance of the device is improved.

Description

technical field [0001] The invention relates to the field of semiconductor manufacturing, in particular to a method for preparing a semiconductor structure. Background technique [0002] With the evolution of semiconductor technology nodes and machines, chip manufacturers continue to challenge to increase the density of devices on the wafer under cost considerations. The density of devices in integrated circuits is getting higher and higher. The characteristic critical dimension (CD) of semiconductor devices ) is constantly decreasing, approaching the optical-physical limit of lithography, and the mask pattern formed by the existing lithography process is difficult to meet the demand for the continuous reduction of the critical dimension of semiconductor devices, which curbs the development of semiconductor technology. [0003] In order to further reduce the size of semiconductor devices on the basis of the existing photolithography process, the self-aligned double patternin...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L21/027H01L21/033
CPCH01L21/0274H01L21/0335H01L21/0337H01L21/0338
Inventor 不公告发明人
Owner CHANGXIN MEMORY TECH INC
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products