Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Logic design segmentation method and system

A logic design and logic technology, applied in the field of logic array prototype system verification, can solve problems such as reduced operating performance, time-consuming process, lack of circuits, etc., to achieve the effect of reducing the segmentation time, improving segmentation efficiency, and accelerating the process

Active Publication Date: 2021-01-22
S2C
View PDF4 Cites 21 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

This leads to a large number of graph nodes that need to be processed, time-consuming process, long segmentation adjustment and iteration cycle, which seriously affects the design and development cycle of the chip
In addition, there is no or lack of timing-related information in the circuit during the processing of the traditional segmentation method, which often leads to unreasonable circuit structure of the segmentation result, degraded operating performance, or incorrect operation of logic functions

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Logic design segmentation method and system
  • Logic design segmentation method and system
  • Logic design segmentation method and system

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0040] Embodiments of the present application will be described in detail below in conjunction with the accompanying drawings.

[0041] Embodiments of the present application are described below through specific examples, and those skilled in the art can easily understand other advantages and effects of the present application from the content disclosed in this specification. Apparently, the described embodiments are only some of the embodiments of this application, not all of them. The present application can also be implemented or applied through other different specific implementation modes, and various modifications or changes can be made to the details in this specification based on different viewpoints and applications without departing from the spirit of the present application. It should be noted that, in the case of no conflict, the following embodiments and features in the embodiments can be combined with each other. Based on the embodiments in this application, all...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The embodiment of the invention provides a logic design segmentation method and system, and belongs to the technical field of logic array prototype system verification, and the method specifically comprises the steps: collecting an RTL design file for describing a logic circuit; performing grammatical analysis processing on the RTL design file, extracting an always object and an assign object in the logic model object, respectively packaging, constructing and generating a hypergraph data structure, performing attribute analysis, processing according to the clock domain information to obtain operation frequency information, and performing associated storage on the clock domain information domain and the operation frequency information and corresponding nodes; and performing segmentation processing to obtain corresponding grouped data. By means of the processing scheme, other processing at the back end of the process is not affected, the segmentation duration is shortened, the segmentation efficiency is improved, meanwhile, efficient, reasonable and correct segmentation processing is conducted on the chip design logic content, the performance and efficiency of design segmentation aregreatly improved, then the process of user front-end function verification is accelerated, and the appearance of integrated circuit products is accelerated.

Description

technical field [0001] The present application relates to the technical field of logic array prototype system verification, in particular to a logic design segmentation method and system. Background technique [0002] With the continuous improvement of chip integration and circuit complexity, the current mainstream digital chips contain a large number of IP cores, CPU cores, firmware codes, microcontroller microcodes, embedded software, etc. One billion or even tens of billions of gates, the increase in the logic scale of the logic array (FPGA) puts forward higher requirements for functional verification, and an efficient and reasonable design segmentation method can greatly improve the performance and efficiency of design segmentation, thereby accelerating user front-end functions The verification process accelerates the launch of integrated circuit products. [0003] In the prior art, most of the segmentation tools based on graph theory algorithms for logic array (FPGA) p...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G06F30/343
CPCG06F30/343G06F30/34G06F30/327G06F30/3312G06F30/396G06F30/392
Inventor 张吉锋李川
Owner S2C
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products