Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Memory circuit and method for reading data by applying same

A memory circuit and circuit technology, applied in the field of memory, can solve the problems of large chip size and cost, limited storage capacity, large 6T unit size, etc., and achieve the effect of improving yield and ensuring accuracy

Active Publication Date: 2012-01-25
GIGADEVICE SEMICON SHANGHAI INC +1
View PDF3 Cites 5 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0006] However, the six transistors used to make up the latches and high-performance loads result in a large 6T cell size, which greatly limits the storage capacity that can be realized in memory arrays
The main reason for this limitation is the area consumed by the memory block and the cell leakage due to the technology process node used to implement the chip design
As the ratio of the total area of ​​the memory array to the total chip area increases, so does the chip size and cost

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Memory circuit and method for reading data by applying same
  • Memory circuit and method for reading data by applying same
  • Memory circuit and method for reading data by applying same

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0080] In order to make the above objects, features and advantages of the present invention more comprehensible, the present invention will be further described in detail below in conjunction with the accompanying drawings and specific embodiments.

[0081] One of the core concepts of the embodiments of the present invention is to design a control circuit with an ECC circuit and a multi-level segmented global memory array in the memory circuit. Specifically, the global storage array is divided into a group storage array and a segment storage array, and the segment storage array includes a group storage array and a group amplification gate circuit; the global storage array includes a segment storage array, a segment amplification gate circuit and a global amplification circuit . The global amplification circuit is connected with the segment amplification gate circuit through the global bit line, the segment amplification gate circuit is connected with the group amplification ga...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention provides a memory circuit and a method for reading data by applying the same. The memory circuit comprises a control circuit and a global memory array which are connected with each other, wherein the global memory array comprises a global amplifying circuit, at least a segment memory array, segment amplifying circuits and segment gating circuits, wherein the segment amplifying circuits and the segment gating circuits are connected with the segment memory arrays; each segment memory array comprises at least a group memory array, group amplifying circuits and group gating circuits, wherein the group amplifying circuits and the group gating circuits are connected with the group memory arrays; and the control circuit comprises a read / write control unit and an ECC (error correcting code) circuit. The memory circuit and the method have the following advantage: the area can be reduced as far as possible on the basis of realizing the functions of a static memory circuit.

Description

technical field [0001] The invention relates to the technical field of memory, in particular to a memory circuit and a method for reading data using the memory circuit. Background technique [0002] Static RAM memory blocks based on conventional six-transistor (6T) memory cells have been a powerful tool for development in many embedded designs because this memory structure fits well into mainstream CMOS process flows without adding any additional process steps. [0003] In general, basic interleaved coupled latches and active load cells make up a 6T memory cell, which can be used in memory arrays ranging in size from a few bits to several megabits. Carefully designed such memory arrays can meet many different performance requirements, depending on whether the designer chooses a CMOS process optimized for high performance or low power. The access time of an SRAM block produced by a high-performance process can easily be lower than 5ns in a 130nm process, while the access tim...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G11C7/06G11C29/42
Inventor 刘奎伟
Owner GIGADEVICE SEMICON SHANGHAI INC
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products