Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Synchronous mirror delay (SMD) circuit and method including a ring oscillator for timing coarse and fine delay intervals

A technology of ring oscillators and delay circuits, applied in power oscillators, instruments, electrical components, etc., can solve problems such as SMD power consumption

Inactive Publication Date: 2005-11-09
MICRON TECH INC
View PDF0 Cites 17 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

Also, these large numbers of individual delay stages 110A-N, 116A-N can result in significant power consumption of the SMD 100, which may not be desirable, especially if the synchronous storage device is included in a portable battery powered device

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Synchronous mirror delay (SMD) circuit and method including a ring oscillator for timing coarse and fine delay intervals
  • Synchronous mirror delay (SMD) circuit and method including a ring oscillator for timing coarse and fine delay intervals
  • Synchronous mirror delay (SMD) circuit and method including a ring oscillator for timing coarse and fine delay intervals

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0024] image 3 is a functional block diagram of the rising edge portion of an SMD 300 which removes the relatively large and high power forward and backward delay lines 108 contained in the conventional SMD 100 described in FIG. 1 and instead includes a Ring oscillator 302, which clocks coarse counter circuit 304 to define a coarse delay CD, and is utilized by fine delay circuit 306 to define a fine delay FD. During operation, the SMD 300 adjusts the values ​​of the coarse and fine delays CD, FD to generate a delayed clock signal CLKDEL that is synchronized with (eg, has a desired delay relative to) the external clock signal CLK, as will be described in more detail below. . In the following description, specific details are set forth in order to provide a thorough understanding of the invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known circuits, control ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

A synchronous mirror delay (300) includes a ring oscillator that generates a plurality of tap clock signals (T1-T7) with one tap clock signal being designated an oscillator clock signal. In response to an input clock signal, a model delay line generates a model delayed clock signal having a model delay relative to the input clock signal. A coarse delay circuit generates a coarse delay count (316) responsive to the oscillator, input, and model delayed clock signals, and activates a coarse delay enable signal responsive to the delay count being equal to a reference count value. A fine delay circuit latches the tap clock signals and develops a fine delay from the latched signals, and activates a fine delay enable signal having the fine delay in response to the coarse delay enable signal. An output circuit generates a delayed clock signal responsive to the coarse and fine delay enable signals going active.

Description

technical field [0001] The present invention relates generally to integrated circuits and, more particularly, to synchronizing an internal clock signal generated in an integrated circuit with an external clock signal applied to the integrated circuit. Background technique [0002] In a synchronous integrated circuit, the integrated circuit is clocked by an external clock signal and performs operations at predetermined times relative to the rising and falling edges of the applied clock signal. Examples of synchronous integrated circuits include synchronous memory devices such as synchronous dynamic random access memory (SDRAM), synchronous static random access memory (SSRAM), and memory cartridges such as SLDRAM and RDRAM, as well as other types of integrated circuits , for example, a microprocessor. The timing of external signals that synchronize memory devices is determined by an external clock signal, and it is often necessary to synchronize operations within the memory d...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G06F1/10G11C7/10G11C7/22G11C11/407H03K5/00H03K5/135H03L7/00
CPCH03L7/00G11C7/222G11C7/22H03K5/135H03B1/00H03B27/00
Inventor 霍华德·C·基尔希
Owner MICRON TECH INC
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products