Eureka AIR delivers breakthrough ideas for toughest innovation challenges, trusted by R&D personnel around the world.

Method for improving linearity of pipelined successive-approximation analog-to-digital converter

An analog-to-digital converter and successive approximation technology, applied in the direction of analog/digital conversion, code conversion, instrumentation, etc., can solve the problems of large power consumption and area, high algorithm complexity, and difficult on-chip implementation, etc., to achieve small chip area occupation , without sacrificing the sampling rate, easy-to-achieve effects

Active Publication Date: 2016-12-14
UNIV OF ELECTRONICS SCI & TECH OF CHINA
View PDF4 Cites 14 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

The auxiliary ADC correction technology has high precision and is easy to integrate on-chip. However, in addition to the design of the main ADC, this correction method also needs to design another more accurate auxiliary ADC, which increases the complexity of the design and increases the power consumption and power consumption of the chip. area
3. Literature Y.Zhou, B.Xu, and Y.Chiu, "A 12 bit 160MS / s Two-Step SAR ADC With Background Bit-WeightCalibration Using a Time-Domain Proximity Detector," IEEE Journal of Solid-State Circuits, 50 (4): 920–931, 2015 disclosed the background LMS correction algorithm. The same input voltage is converted twice. The LMS algorithm calculates the capacitance mismatch error and corrects it according to the difference between the two conversion results of the ADC. Although this algorithm does not need to be accurate Reference source, but the algorithm complexity is high, and it is not easy to implement on-chip
[0005] The research on capacitance mismatch correction technology should first consider that it is easy to realize on-chip. The correction scheme based on LMS algorithm has high precision and good calibration effect, but if the initial value is not selected properly, the algorithm complexity will increase, or even not converge, and it is not easy to implement on-chip. , while the traditional correction technology using two DACs is the easiest to implement on-chip and has the highest success rate, but the power consumption and area are large

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Method for improving linearity of pipelined successive-approximation analog-to-digital converter
  • Method for improving linearity of pipelined successive-approximation analog-to-digital converter
  • Method for improving linearity of pipelined successive-approximation analog-to-digital converter

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0020]The invention proposes a capacitance grouping and circulation method capable of improving the linearity of the line-type successive approximation analog-to-digital converter, and each bit circulation changes the order of the capacitance array, thereby achieving the purpose of improving the linearity. The following takes a 16-bit pipeline successive approximation analog-to-digital converter as an example to describe in detail. The system structure of the 16-bit pipeline successive approximation analog-to-digital converter proposed by the present invention is as follows figure 1 shown. Using the idea of ​​a pipelined ADC, a 16-bit pipelined successive approximation analog-to-digital converter is divided into two stages, and the first-stage 8-bit successive approximation analog-to-digital converter and residual amplifier together form a gain digital-to-analog converter ( Multiplier Digital to Analog Converter, MDAC), the capacitor 256C of the binary capacitor array of the ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a method for improving a linearity of a pipelined successive-approximation analog-to-digital converter. The method is applied to a high-performance analog-to-digital converter in the field of microelectronics and solid-state electronics. The method is characterized in that an ADC sampling rate does not need to be sacrificed; an additional operational amplifier does not need to be introduced to carry out noise shaping; an auxiliary DAC or a slow and accurate ADC does not need to be introduced; a Dither also does not need to be introduced; only capacitors of a first-stage capacitor array of the pipelined successive-approximation analog-to-digital converter need to be grouped; and different capacitor combinations are adopted for each conversion, so that accumulation of errors of capacitor mismatch at the same codon can be avoided. Therefore, compared with a conventional DAC foreground correction method, LMS correction algorithm or correction method for improving a linearity by slow and accurate auxiliary ADC correction, the method disclosed by the invention has effects of no sacrifice of the sampling rate, simpler structure, smaller occupied area of a chip and higher easiness for implementing on a chip.

Description

technical field [0001] The present invention relates to a novel pipelined successive approximation analog-to-digital converter (Pipelined SAR ADC) and a novel capacitive grouping cycle method for improving linearity. performance analog-to-digital converter. Background technique [0002] In recent years, the vigorous development of cloud computing, big data, Internet of Things, robotics, mobile communications, virtual reality and other fields has made human beings dazzled and overwhelmed. So far, no discipline has been as colorful and ever-changing as the field of information technology. Human beings have entered the era of information technology represented by high-tech comprehensive innovation. The development of information technology is extremely rapid. Kraft's law (network value is equal to the square of network nodes) and New Moore's law (Internet bandwidth will double the capacity every 9 months, but the cost will also be reduced by half) continue to work, as some eco...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H03M1/38
CPCH03M1/38
Inventor 樊华李大刚胡达千岑远军
Owner UNIV OF ELECTRONICS SCI & TECH OF CHINA
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Eureka Blog
Learn More
PatSnap group products