A weakly physically non-clonable function circuit utilizing NMOS process deviations
A technology of process deviation and function circuit, which is applied in the field of weak physical unclonable function circuit, can solve the problems such as the inability to use the minimum process size of MOS tube, the large area of the weak PUF circuit, and the inability to reset the key, so as to achieve compact layout area and power consumption. Low, simple structure effect
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment 1
[0023] Embodiment one: if figure 2 , image 3 and Figure 4 As shown, a weak physical unclonable function circuit using NMOS process deviation, including decoding circuit, timing control circuit, PUF unit array and n shared head circuits with the same structure, the PUF unit array consists of m×n structures with the same The PUF units are arranged in the form of m rows and n columns, × is the multiplication operation symbol, the decoding circuit has a w-bit input terminal, an m-bit output terminal, a controlled clock signal input terminal and a word line control signal input terminal, and a timing control circuit It has an enable signal input terminal, a clock signal input terminal, a precharge signal output terminal, a controlled clock signal output terminal and a word line control signal output terminal, and each shared head circuit has a precharge signal input terminal, an output terminal, a first A bit line connection end, a second bit line connection end, each PUF unit ...
Embodiment 2
[0025] Embodiment 2: This embodiment is basically the same as Embodiment 1, the difference is:
[0026] In this embodiment, the timing control circuit includes a latch LH1, a two-input AND gate A1, a delay chain, a third two-input NAND gate AN3, a first buffer BF1 and a second buffer BF2; the latch LH1 has Clock terminal, input terminal and output terminal, two-input AND gate A1 has a first input terminal, a second input terminal and an output terminal, and the third two-input NAND gate AN3 has a first input terminal, a second input terminal and an output terminal; The input end of the latch LH1 is the enable signal input end of the timing control circuit, the clock end of the latch LH1 is connected to the second input end of the two-input AND gate A1, and its connection end is the clock signal input end of the timing control circuit , the output end of the latch LH1 is connected with the first input end of the two-input AND gate A1, the output end of the two-input AND gate A1...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com