Chip layout structure and method for preventing latch up effects and noise interference
A technology of noise interference and latch-up effect, applied in electrical components, electric solid-state devices, circuits, etc., can solve problems such as increasing the layout area, and achieve the effect of improving work performance, preventing latch-up effect, and good anti-latch effect.
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0017] Below in conjunction with accompanying drawing, technical scheme of the present invention is described in further detail:
[0018] like image 3 As shown, the present invention provides a chip layout structure for preventing latch-up effect and noise interference. The chip layout includes an analog module, a power module, and a digital module. The analog module, the power module, and the digital module all adopt a double-ring protection structure, wherein, The double-ring protection structure of the analog module and the power module is the inner P+ ring (grounded), the outer N+ ring (connected to the power supply), the double-ring protection structure of the digital module is the inner N+ ring (connected to the power supply), the outer P+ ring (grounded), and the analog Keep a certain distance between the module and the digital module to prevent digital noise from interfering with the analog module. There is also an N+ minority carrier protection ring between the powe...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com