Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Digital-analog hybrid mode clock duty ratio calibration circuit

A digital-analog mixing and calibrating circuit technology, applied in analog/digital conversion calibration/testing, etc., can solve the problems of discrete calibration accuracy, inability to obtain calibration results, etc., achieve continuous adjustable delay time, and take into account adjustment accuracy and phase resolution. efficiency, high calibration accuracy

Inactive Publication Date: 2012-02-08
东南大学无锡分校
View PDF4 Cites 18 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, because the digital method is limited by the minimum delay unit, the calibration accuracy is discrete, and it is often impossible to obtain accurate calibration results.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Digital-analog hybrid mode clock duty ratio calibration circuit
  • Digital-analog hybrid mode clock duty ratio calibration circuit
  • Digital-analog hybrid mode clock duty ratio calibration circuit

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0033] Embodiments of the present invention will be described below with reference to the drawings.

[0034] The purpose of the present invention is to propose a circuit structure capable of performing duty cycle calibration in a wider frequency and duty cycle range under a specified process, aiming at the shortcomings of existing digital duty cycle calibration circuits. In addition, the proposed scheme also has a good suppression of process mismatch and other phenomena.

[0035]The digital-analog mixed mode clock duty cycle calibration circuit of the present invention includes a pulse generator PG 1, a half-period delay line HCDL 2, an RS flip-flop 3, a single-end to differential conversion circuit STD 4, and a digital-analog mixed charge Pump CCP 5, Error Amplifier 6.

[0036] In this circuit, the input terminal of the pulse generator 1 receives the calibrated original input clock signal CKI; the output signal of the pulse generator 1 is the buffered narrow pulse CKB with a...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a digital-analog hybrid mode clock duty ratio calibration circuit which is characterized by comprising a pulse generator (1), a half-period delay line (2), a RS trigger (3), a single end-to-difference switching circuit (4), a digital-analog hybrid charge pump (5) and an error amplifier (6), wherein the input end of the pulse generator (1) is connected with an original input clock signal (CKI) to be calibrated; and the output end signal of the pulse generator (1) is a buffered input clock pulse signal (CKB), and the signal is simultaneously connected to the clock input end of the half-period delay line (2) and the setting input end (S) of the RS trigger (3). The digital-analog hybrid mode clock duty ratio calibration circuit disclosed by the invention overcomes the discrete type existing in the adjustment of the traditional pure digital mode duty ratio calibration circuit, realizes the continuous duty ratio adjustment, adopts fully-digital processes, and obtains higher adjustment accuracy under the condition of consuming small area and power consumption.

Description

technical field [0001] The invention is applicable to the application occasions of clock duty ratio calibration in various high-speed communication transmissions, such as high-speed data memory, pipeline processor, etc., and belongs to the technical field of duty ratio calibration circuit design. [0002] Background technique [0003] With the continuous improvement of integrated circuit technology, the working speed of chips has been continuously improved, and technologies such as double data rate (Double Data Rate, DDR) and pipeline (Pipeline) have been widely used to obtain greater data throughput. More stringent timing accuracy is required, which means that the performance requirements of the system clock are also higher, and one of the important performance indicators is the duty cycle of the clock. A clock with a 50% duty cycle is most beneficial for data propagation, and for a system that adopts a double data rate and pipeline operation mode, a 50% duty cycle can ens...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H03M1/10
Inventor 吴建辉张理振顾俊辉张萌李红田茜白春风温俊峰赵强王旭东
Owner 东南大学无锡分校
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products