Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Integrated circuit layout structure

Inactive Publication Date: 2016-03-24
UNITED MICROELECTRONICS CORP
View PDF3 Cites 12 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Benefits of technology

The present invention provides an integrated circuit layout structure with standard cells that have a dual-height, which simplifies the design and manufacturing processes and improves space utilization efficiency. The standard cells of 2× cell height are high-speed devices with high driving capacity, while the standard cells of 1× cell height comply with low leakage and low power consumption requirements. Overall, the integrated circuit layout structure with dual-height standard cells meets both high-speed and low-power consumption integration requirements.

Problems solved by technology

It is found that valuable areas in the APR block with cells of multi-heights are always wasted and complexities of circuit design and manufacturing processes are both increased.
However, it is also found that in the APR blocks with cells of single-height, the high-speed APR and low power consumption APR are individually formed and extra connections are required.
Undesirably, “integration” is not achieved by such arrangement.
More severely, design for manufacturing (DFM) issue is generated by such arrangement.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Integrated circuit layout structure
  • Integrated circuit layout structure
  • Integrated circuit layout structure

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0020]Please refer to FIGS. 1-4, which are schematic drawings illustrating an integrated circuit layout structure provided by a first preferred embodiment of the present invention. Please refer to FIG. 1. An integrated circuit layout structure 1 provided by the preferred embodiment includes at least an APR block 10, and the APR block 10 includes a plurality of first standard cells 100 and a plurality of second standard cells 200. More important, the first standard cells 100 and the second standard cells 200 include different cell heights. Therefore, as shown in FIG. 1, the integrated circuit layout structure 1 provided by the preferred embodiment is constructed by the dual-height standard cells 100 / 200. It should be noted that since the integrated circuit layout structure is usually formed by different standard cells such as, for example but not limited to, inverter (INV), 2-input AND gate (AND2), 2-input NOR gate (hereinafter abbreviated as NOR2), 4-input OR-AND inverter (OAI4), an...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

An integrated circuit layout structure having dual-height standard cells includes at least a first standard cell including a first cell height and at least a second standard cell including a second cell height. The second cell height is one half of the first cell height. The first standard cell includes at least one or more first doped region formed in a middle of the first standard cell and a plurality of second doped regions formed at a top side and a bottom side of the first standard cell. The first doped region includes a first conductivity type and the second doped regions include a second conductivity type complementary to the first conductivity type.

Description

BACKGROUND OF THE INVENTION[0001]1. Field of the Invention[0002]The invention relates to an integrated circuit layout structure, and more particularly, to an integrated circuit layout structure with standard cells differing in cell height.[0003]2. Description of the Prior Art[0004]Semiconductor integrated circuits are one of the most important hardware bases in the modern information society. A key design point of the semiconductor industry is to increase integration of integrated circuits, and therefore to use the area of integrated circuits more efficiently.[0005]Generally speaking, integrated circuits having complex functions are made up of many standard cells, each with basic functions. For example, standard cells of different kinds of logic gates, such as AND gates, OR gates, NOR gates, inverters, cells of flip-flops, adders and counters, are always used to realize complex integrated circuits. When designing an integrated circuit having specific functions, standard cells are se...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): H01L27/02H01L27/092
CPCH01L27/092H01L27/0207
Inventor CHEN, CHIEN-HUNGWU, CHUN-HSIEN
Owner UNITED MICROELECTRONICS CORP
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products