Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Method for debugging logic system design, simulator and storage medium

A logic system and simulator technology, applied in the field of circuits, can solve the problems of time and resource consumption, and achieve the effect of reducing detection time and saving wiring resources

Active Publication Date: 2020-12-18
芯华章科技股份有限公司
View PDF4 Cites 2 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, each module of the device under test usually includes millions (or even more) of signals that need to be probed, and it would take a lot of time and resources to probe all the signals

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Method for debugging logic system design, simulator and storage medium
  • Method for debugging logic system design, simulator and storage medium
  • Method for debugging logic system design, simulator and storage medium

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0022] In order to make the purpose, technical solutions and advantages of the present disclosure clearer, the present disclosure will be further described in detail below in conjunction with specific embodiments and with reference to the accompanying drawings.

[0023] It should be noted that, unless otherwise defined, the technical terms or scientific terms used in the present disclosure shall have the usual meanings understood by those skilled in the art to which the present disclosure belongs. "First", "second" and similar words used in the present disclosure do not indicate any order, quantity or importance, but are only used to distinguish different components. "Comprising" or "comprising" and similar words mean that the elements or items appearing before the word include the elements or items listed after the word and their equivalents, without excluding other elements or items. Words such as "connected" or "connected" are not limited to physical or mechanical connectio...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention provides a method for debugging logic system design, a simulator and a storage medium. The method comprises the following steps: cutting the logic system design into at least two blocks,wherein the at least two blocks comprise a target block; acquiring runtime information of a plurality of excitation signals of the target block; determining a circuit structure of the target block; and determining runtime information of output signals of a plurality of components of the target block according to the runtime information of the plurality of excitation signals of the target block and the circuit structure of the target block.

Description

technical field [0001] The present disclosure relates to the field of circuit technology, and in particular to a method for debugging logic system design, an emulator, and a storage medium. Background technique [0002] The emulator can prototype (prototype) and debug a logic system design including one or more modules. The logic system design may be, for example, a design for an application specific integrated circuit (Application Specific Integrated Circuit, ASIC for short) or a system-on-chip (System-On-Chip, SOC for short). Therefore, the logic system design tested in the emulator can also be called the Device Under Test (DUT for short). The emulator can emulate the device under test through one or more configurable components (for example, Field Programmable Gate Array (Field Programmable Gate Array, FPGA for short)), including performing various operations of the device under test, so that the Test and verify the functionality of each module of the device under test ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): G06F30/3308
CPCG06F30/3308
Inventor 李涛
Owner 芯华章科技股份有限公司
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products