Process for generating multi-step trench transistor using polymer isolation layer
A technology of trench transistors and isolation layers, which is applied in semiconductor devices, semiconductor/solid-state device manufacturing, electrical components, etc., and can solve problems such as the limited ability of single-trench transistors to conduct electricity and carry high voltages
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0028] The technical solutions in the embodiments of the present invention will be clearly and completely described below in conjunction with the accompanying drawings in the embodiments of the present invention. Obviously, the described embodiments are only a part of the embodiments of the present invention, rather than all the embodiments. Based on the embodiments of the present invention, all other embodiments obtained by those of ordinary skill in the art without creative work shall fall within the protection scope of the present invention.
[0029] The embodiment of the present invention provides a process for generating a multi-step trench transistor using a polymer isolation layer, including the following steps:
[0030] S1, such as figure 2 As shown, a silicon wafer substrate is selected, and the first trench 11 is etched on the silicon wafer substrate to form the pre-processed transistor 1, and the impurities on the sidewall of the first trench 11 are cleaned and removed. ...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com