Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Isolation manufacturing method for semiconductor structures

A semiconductor and crystal structure technology, used in semiconductor/solid-state device manufacturing, semiconductor devices, transistors, etc.

Active Publication Date: 2018-12-28
TAIWAN SEMICON MFG CO LTD
View PDF9 Cites 5 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, fabrication of HGAA transistors can be challenging
For example, epitaxially growing a stack of semiconductor materials for HGAA transistors to form channels by current methods is not satisfactory in all respects, especially at smaller device pitches, then 40 nanometers (nm) or less.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Isolation manufacturing method for semiconductor structures
  • Isolation manufacturing method for semiconductor structures
  • Isolation manufacturing method for semiconductor structures

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0013] The following disclosure provides many different embodiments or examples for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. Of course, these are examples only and are not intended to limit the invention. For example, in the following description, forming a first component on or on a second component may include an embodiment in which the first component and the second component are formed in direct contact, and may also include an embodiment in which an additional component may be formed between the first component and the second component. components so that the first component and the second component may not be in direct contact with each other. In addition, the present invention may repeat reference numerals and / or characters in various embodiments. This repetition is for the sake of simplicity and clarity and does not in itself indicate a relationship betwe...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

A method of forming a semiconductor device includes providing a semiconductor structure that includes a first semiconductor material extending from a first region to a second region. The method further includes removing a portion of the first semiconductor material in the second region to form a recess, where the recess exposes a sidewall of the first semiconductor material disposed in the first region; forming a dielectric material covering the sidewall; while the dielectric material covers the sidewall, epitaxially growing a second semiconductor material in the second region adjacent the dielectric material; and forming a first fin including the first semiconductor material and a second fin including the second semiconductor material.

Description

technical field [0001] Embodiments of the invention relate to semiconductor structures and methods of fabricating the same. Background technique [0002] The semiconductor integrated circuit (IC) industry has experienced exponential growth. Technological advances in IC materials and design have produced multiple generations of ICs, each with smaller and more complex circuits than the previous generation. During IC evolution, functional density (ie, the number of interconnected devices per chip area) typically increases, while geometry size (ie, the smallest component (or line) that can be produced using a fabrication process) decreases. This scaling down process generally provides benefits by increasing production efficiency and reducing associated costs. This scaling down has also increased the complexity of handling and manufacturing ICs, and similar developments in IC processing and manufacturing are required in order to achieve these advances. [0003] For example, mu...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L29/786H01L21/336
CPCH01L29/66969H01L29/78696H01L21/823807H01L27/092H01L21/76224H01L29/775H01L29/0673H01L29/66439B82Y10/00H01L29/045H01L29/1079H01L29/66772H01L29/42392H01L29/78654H01L29/66348H01L29/6656H01L29/66795H01L21/823481H01L21/823431H01L27/0886H01L29/0653
Inventor 陈奕升陈自强张智胜吴政宪
Owner TAIWAN SEMICON MFG CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products