Wafer-level packaging reliability optimization method
A wafer-level packaging and optimization method technology, applied in the direction of instruments, electrical digital data processing, electrical components, etc., can solve the problems of large number of experiments and low efficiency, and achieve the effect of improving thermal fatigue life and thermal fatigue life
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0033] The technical solutions in the embodiments of the invention will be clearly and completely described below in conjunction with the accompanying drawings in the embodiments of the invention. Obviously, the described embodiments are only part of the embodiments of the invention, not all of them. example. Based on the embodiments of the present invention, all other embodiments obtained by persons of ordinary skill in the art without making creative efforts belong to the scope of protection of the present invention.
[0034] On the one hand, if figure 1 As shown, the present invention provides a fine-pitch copper pillar wafer-level packaging structure:
[0035] A wafer-level packaging structure of fine-pitch copper pillars, comprising:
[0036] Printed circuit board 010;
[0037] The pad 009 is arranged on the printed circuit board 010;
[0038] The solder joint 007 is set on the pad 009;
[0039] Copper pillar 006, set on solder joint 007;
[0040] The redistribution...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com