System and method used for field-programmable gate array chip file loading

A file loading and gate array technology, applied in the communication field, can solve problems such as complex implementation process, low file loading rate, and inability to dynamically continue, and achieve the effect of simple process and improved loading efficiency

Inactive Publication Date: 2017-10-10
HARBIN ENG UNIV
View PDF5 Cites 2 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

In the process of reconfiguring data, the old logic function is lost, the new logic function has not been established, there is a time slot for system reconfiguration, and the system function cannot be dynamically continuous
Dynamic system reconfiguration means that the chip can realize the change of internal logic blocks and connection lines during operation, which can solve the above-mentioned problem that cannot be dynamically continuous, but the implementation process of this solution is relatively complicated, and the file loading rate is low

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • System and method used for field-programmable gate array chip file loading
  • System and method used for field-programmable gate array chip file loading
  • System and method used for field-programmable gate array chip file loading

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0023] The following description and drawings illustrate specific embodiments of the invention sufficiently to enable those skilled in the art to practice them. The examples merely represent possible variations. Individual components and functions are optional unless explicitly required, and the order of operations may vary. Portions and features of some embodiments may be included in or substituted for those of other embodiments. The scope of embodiments of the present invention includes the full scope of the claims, and all available equivalents of the claims. Herein, various embodiments may be referred to individually or collectively by the term "invention", which is for convenience only and is not intended to automatically limit the scope of this application if in fact more than one invention is disclosed. A single invention or inventive concept. Herein, relational terms such as first and second etc. are used only to distinguish one entity or operation from another with...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention discloses a system used for field-programmable gate array (FPGA) chip file loading. The system is characterized by comprising an upper computer module, an intermediate software communications architecture (SCA) module, a first FPGA chip and at least one second FPGA chip; the upper computer module is used for sending a control instruction to the intermediate SCA module, wherein the control instruction contains the name of a function algorithm file; the intermediate SCA module is used for receiving the control instruction, finding the function algorithm file according to the control instruction, and uploading the function algorithm file to the first FPGA chip; the first FPGA chip is used for the bootload of the function algorithm file to the second FPGA chips; each second FPGA chips is used for uploading a function algorithm so as to achieve the corresponding function. The invention further discloses a method used for the field-programmable gate array (FPGA) chip file loading.

Description

technical field [0001] The present invention relates to the field of communication technology, in particular to a system and method for loading field-programmable gate array (English full name: Field-Programmable Gate Array, English abbreviation: FPGA) chip files. Background technique [0002] At present, digital signal processing is generally carried out at the intermediate frequency, and most operations are realized by FPGA chips. In order to dynamically reconfigure the FPGA chip in real time to load different software designs and quickly realize function switching, the current main implementation methods are divided into static system reconfiguration and dynamic system reconfiguration. Static system reconfiguration refers to the static reloading of the logical functions of the target system, that is, a system that can only be configured before operation. Under the control of external logic, the FPGA chip function can realize the change of chip logic function by re-downlo...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
IPC IPC(8): G06F9/445
CPCG06F9/4411
Inventor 窦峥林云刘彤赵宇宁张林波常杰
Owner HARBIN ENG UNIV
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products