Delay method and delay circuit for input under-voltage protection circuit
A protection circuit, input undervoltage technology, applied in the field of control chips with input undervoltage protection circuit, can solve the problems of power supply impact, power supply output voltage rise, not meeting power supply performance index requirements, etc., to achieve the effect of avoiding failure
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment 1
[0027] Such as Figure 4 Shown is the circuit diagram of Embodiment 1 of the present invention. A delay circuit of an input undervoltage protection circuit generated by the change of the FB terminal voltage VFB, including a sampling voltage establishment module and a pulse output control module. The sampling voltage establishment module has an FB terminal (also known as an output voltage feedback terminal, hereinafter collectively referred to as FB terminal) and SS terminal (also known as soft start terminal, hereinafter referred to as SS terminal), the pulse output control module has GATE terminal (also known as pulse output terminal, hereinafter referred to as GATE terminal),
[0028]The sampling voltage building module, when the SS terminal voltage Vss rises slowly, when the SS terminal voltage Vss rises to the conduction voltage Vbe2 of the transistor Q2, the transistor Q2 is turned on, and the output terminal voltage of the operational amplifier AMP2 follows its positive ...
Embodiment 2
[0057] Such as Figure 5 As shown, compared with Embodiment 1, the difference of the delay circuit of the input undervoltage protection circuit in this embodiment is that in the sampling voltage establishment module 201, the triode Q2 is removed, that is, the sampling voltage establishment module includes: current source Iss, The power supply terminal VCCA, transistor Q1, operational amplifier AMP2, resistors R1, R2 and R3, the output terminal of the current source Iss are respectively connected to the SS terminal and the positive input terminal of the operational amplifier AMP2, and the negative input terminals of the operational amplifier AMP2 are respectively connected to the operational amplifier The output terminal of AMP2 is connected to the FB terminal, the output terminal of the operational amplifier AMP2 is also connected to the base of the transistor Q1, the collector of the transistor Q1 is short-circuited to the base, and the collector of the transistor Q1 is also c...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com