Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Fault-tolerance memory and error-correction error-tolerance method

An error correction method and memory technology, applied in the field of memory fault tolerance, can solve the problems of reducing memory performance and storage units cannot be effectively replaced, and achieve the effects of reduced delay, good repair efficiency, and cost reduction

Active Publication Date: 2009-04-22
INST OF COMPUTING TECH CHINESE ACAD OF SCI
View PDF0 Cites 16 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, this method simply adds a small number of row / column redundant devices to the large memory. In the case of high defect density, limited by the distribution of redundant devices, a large number of failed memory cells cannot be effectively replaced.
And the use of this redundant replacement brings delay overhead, which greatly reduces the performance of the memory

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Fault-tolerance memory and error-correction error-tolerance method
  • Fault-tolerance memory and error-correction error-tolerance method
  • Fault-tolerance memory and error-correction error-tolerance method

Examples

Experimental program
Comparison scheme
Effect test

Embodiment 1

[0038] First, construct the three-dimensional fault-tolerant memory structure designed by the present invention, which includes: words with error correction codes, three-dimensional hierarchical distribution of multiple granular redundancy, three-dimensional hierarchical distribution of built-in self-test, self-diagnosis and self-repair circuit structure , And its hierarchical structure is as follows Figure 3A , 3B , 3C and 3D, the overall structure is shown in Figure 4.

[0039] Figure 3A Shown is the word structure 310 of the memory. This word not only contains inherent data bits 311 for storage, but also contains error correction code bits 312 with a certain error correction function. This error correction code can detect one or more instantaneous errors in the memory word in real time, which is commonly referred to as soft fault, and correct the erroneous bits that can be corrected in the soft fault according to the error correction capability.

[0040] Figure 3B Shown is...

Embodiment 2

[0069] A more specific embodiment of the present invention is given below. In this embodiment, the memory structure includes two layers of silicon wafers, and silicon wafer A is the storage body of the memory, which is composed of a number of first-layer memories, as shown in Figure 4. Show. The storage body of each layer 1 memory is composed of a number of layer 0 memories, the public redundant row is composed of rows of a number of layer 0 memories arranged side by side, and the public redundant column is composed of a number of rows of layer 0 memory arranged in series. The error-correction-tolerant circuit and decoding logic are only responsible for the error-correction-tolerance and decoding functions at this level, such as Figure 3C Shown. The storage body of each layer 0 memory is composed of a number of words with error correction codes, the private redundancy row is composed of words, and the private redundancy column is composed of bits serially. The error correction an...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention relates to a fault tolerant memory and an error-correction fault-tolerant method thereof. The fault tolerant memory comprises a first-layer memory array, a first-layer decoding logic, a public redundant row, a public redundant line and a first-layer memory error-correction fault-tolerant circuit; the first-layer memory array consists of a plurality of zero-layer memories; the zero-layer memories comprise a zero-layer memory array, a zero-layer decoding logic, a private redundant row, a private redundant line and a zero-layer memory error-correction fault-tolerant circuit; and the zero-layer memory array consists of a plurality of memory words. The error-correction fault-tolerant method is as follows: first, a fault is replaced by the private redundant row and the private redundant line on the zero layer, but if the fault can not be replaced, the fault is replaced by the public redundant row and the public redundant line on the first layer. The method has the advantages of reducing the dependence of the memory on test apparatuses and repair apparatuses, and lowering the cost of the memory; and the memory has excellent repair efficiency and the method helps improve the memory yield.

Description

Technical field [0001] The present invention relates to the technical field of memory fault tolerance. Specifically, the present invention relates to a fault-tolerant memory and an error-correction and fault-tolerant method thereof. Background technique [0002] As the VLSI process continues to advance to the nanometer level, the requirements for chip size and performance are also constantly increasing. It can be seen from Moore's Law that the speed and performance of chips double every 18 months, the density of integrated circuits is also advancing at a rate of double every two years, and embedded memory gradually becomes the main body of integrated circuit chips. While the integrated circuit manufacturing technology has shortened the geometric area of ​​the circuit, even if the memory bit defect density continues to decrease with the continuous improvement of the process-less than 1%, or even less than 0.1%; but the failure density of the memory circuit level does not stay At t...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G11C29/24G11C29/42
Inventor 王达胡瑜李华伟李晓维
Owner INST OF COMPUTING TECH CHINESE ACAD OF SCI
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products