Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

High-speed signal sampling and synchronizing framework and method applied to signal processing chip

A signal processing chip, high-speed signal technology, used in signal transmission systems, electrical signal transmission systems, instruments, etc., can solve the problems of multi-channel signals being unable to synchronize, high-speed signal sampling is unstable, etc., to achieve stable transmission and achieve stability. Effect

Active Publication Date: 2013-02-13
CHENGDU GANIDE TECH
View PDF2 Cites 15 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0004] The technical problem to be solved by the present invention is to provide a high-speed signal sampling system that realizes multi-channel high-speed signal sampling and synchronous output in view of the shortcomings of high-speed signal sampling instability and multi-channel signal synchronization in the prior art signal processing chip architecture. and synchronized schema

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • High-speed signal sampling and synchronizing framework and method applied to signal processing chip
  • High-speed signal sampling and synchronizing framework and method applied to signal processing chip
  • High-speed signal sampling and synchronizing framework and method applied to signal processing chip

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0026] The specific embodiment of the present invention is described in detail below in conjunction with specific embodiment:

[0027] see figure 1 , the high-speed signal sampling and synchronous architecture applied to the signal processing chip provided by the present invention includes an adjustable delay chain module, an asynchronous FIFO module, a read control signal generating unit, an internal self-starting signal generating unit and a first counter; The input 5 ADC signals are sampled and processed synchronously.

[0028] Among them, the adjustable delay chain module is used to perform adjustable delay processing on the input ADC clock signal, so that the ADC clock and ADC data can maintain a precise phase relationship, so that a single signal can be sampled accurately; where, The total length of the adjustable delay chain is controlled within 1 clock cycle, so that the clock can always sample (delay) the ADC data by adjusting the length of the delay chain under any ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a high-speed signal sampling and synchronizing framework applied to a signal processing chip. The framework is characterized by comprising an adjustable delay chain module, an asynchronous FIFO (First In and First Out) module connected with the adjustable delay chain module, a read control signal generating unit connected with the asynchronous FIFO module, a first counter used for receiving a starting signal and starting to count, and an internal self-starting signal generating unit connected with the first counter, wherein the internal self-starting signal generating unit is connected with the asynchronous FIFO module. The framework can be used for finishing the adjustable delay processing on ADC (Analog to Digital Conversion) clock signals, performing the asynchronous writing and the synchronous reading by the asynchronous FIFO module, and realizing the stability of signal-path signal sampling and the synchronism among multiple paths of signals, so that high-speed signals can be transmitted stably and reliably.

Description

technical field [0001] The invention relates to the field of integrated circuit design, in particular to a framework for sampling and synchronizing high-speed signals inside a signal processing chip and a method for sampling and synchronizing high-speed signals using the framework. Background technique [0002] With the rapid development of chip design technology and manufacturing technology, the processing speed inside the chip is getting faster and faster, and the main frequency of work is getting higher and higher. The amount of data that high-speed digital-to-analog conversion (ADC) chips can provide is increasing, the output rate exceeds 1GHz, and there are more and more ADCs with sampling accuracy exceeding 10bit. For such a large amount of data, how to maintain the stability of the data after it enters the signal processing chip, and how to ensure the synchronization between the data of each channel when multiple ADCs are required, has become a must in the field of hi...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): H03M1/54
Inventor 吕继平陈俊宇文建澜邸晓晓吴新春
Owner CHENGDU GANIDE TECH
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products