Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Clock data recovery circuit and implementing method

A technology of clock data recovery and implementation method, which is applied in the field of data communication, can solve problems such as large power consumption and delay, complex circuit structure, high frequency initial deviation tolerance, etc., and achieve good anti-jitter performance, good reliability, and initial The effect of high frequency offset tolerance

Active Publication Date: 2018-04-20
ALLWINNER TECH CO LTD
View PDF5 Cites 4 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, this circuit architecture is relatively complex, and the power consumption and delay are relatively large.
[0006] It can be seen that the general CDR circuit cannot guarantee the anti-jitter capability of the circuit and have a high tolerance for initial frequency deviation

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Clock data recovery circuit and implementing method
  • Clock data recovery circuit and implementing method
  • Clock data recovery circuit and implementing method

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0034] In order to make the above objects, features and advantages of the present invention more comprehensible, specific implementations of the present invention will be described in detail below in conjunction with the accompanying drawings. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, the present invention can be implemented in many other ways different from those described here, and those skilled in the art can make similar improvements without departing from the connotation of the present invention, so the present invention is not limited by the specific embodiments disclosed below.

[0035] It should be noted that when an element is referred to as being “fixed on” or “disposed on” another element, it may be directly on the other element or may be an intervening element. When an element is said to be "connected" to another element, it can be directly connected to the o...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention relates to a clock data recovery circuit and an implementing method. The clock data recovery circuit is used through the steps of conducting continuous sampling through a resampling circuit to obtain a resampling data stream, conducting filtering treatment on the resampling data stream through a filtering circuit to obtain a filtering data stream, conducting extract sampling treatment on the filtering data stream through an extract sampling circuit to obtain an extract sampling data stream, conducting asynchronizing treatment on the extract sampling data through an asynchronizingFIFO circuit to obtain an asynchronizing data stream, and conducting cache arrangement on the asynchronizing data stream through an elastic cache circuit to obtain a recovered output data stream. Theclock data recovery circuit has the advantages of being good in reliability, good in shake resistance and high in initial frequency offset tolerance, and a high-speed serial transceiver can be easilyobtained.

Description

technical field [0001] The invention relates to the field of data communication, and is applicable to the design and realization of a high-speed interface circuit clock data recovery circuit. Background technique [0002] Clock and Data Recovery (CDR) circuits are an important part of high-speed data transmission systems and are widely used in high-speed serial transceivers. [0003] Traditional CDR circuits can basically be divided into two categories: [0004] The first type is phase tracking CDR (phase tracking CDR). The advantage of this kind of circuit is that the structure is simple, and more importantly, the sampling clock can be adjusted in real time, so it has a high tolerance for initial frequency deviation, but it is necessary to track and lock the phase of the received data in real time and quickly. The requirements are relatively high, which is difficult to achieve in high-frequency design, and the anti-jitter ability is relatively poor. [0005] The second i...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): G06F13/42H03K5/135
CPCG06F13/4282H03K5/135
Inventor 郑乾何琦
Owner ALLWINNER TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products