Field effect transistor, semiconductor device and method for manufacturing same

A field-effect transistor and semiconductor technology, applied in semiconductor/solid-state device manufacturing, semiconductor devices, transistors, etc., can solve problems such as difficult process, achieve the effect of improving performance and increasing electron tunneling area

Active Publication Date: 2015-05-20
SEMICON MFG INT (SHANGHAI) CORP
View PDF5 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, the process is more difficult

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Field effect transistor, semiconductor device and method for manufacturing same
  • Field effect transistor, semiconductor device and method for manufacturing same
  • Field effect transistor, semiconductor device and method for manufacturing same

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0060] Various exemplary embodiments of the present invention will now be described in detail with reference to the accompanying drawings. It should be noted that the relative arrangements of components and steps, numerical expressions and numerical values ​​set forth in these embodiments do not limit the scope of the present invention unless specifically stated otherwise.

[0061] At the same time, it should be understood that, for the convenience of description, the sizes of the various parts shown in the drawings are not drawn according to the actual proportional relationship.

[0062] The following description of at least one exemplary embodiment is merely illustrative in nature and in no way taken as limiting the invention, its application or uses.

[0063] Techniques, methods and devices known to those of ordinary skill in the relevant art may not be discussed in detail, but where appropriate, such techniques, methods and devices should be considered part of the Authoriz...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

A field effect transistor is provided. The field effect transistor includes a semiconductor region formed on a substrate, wherein the semiconductor region comprises an undoped channel region, a source region including a first dopant type, and a drain region including a second dopant type, and wherein the channel region is formed of a group III-V compound semiconductor material. The field effect transistor further includes a high-K gate formed on the channel region, wherein the high-K gate is configured to generate electron tunneling between the source region and the drain region when a gate voltage is applied, and wherein a first contact surface between the source region and the channel region and a second contact surface between the drain region and the channel region are inclined.

Description

technical field [0001] The invention relates to the technical field of TFET (Tunneling Field Effect Transistor, tunneling field effect transistor), in particular to a field effect transistor, a semiconductor device and a manufacturing method thereof. Background technique [0002] In the development of semiconductor VLSI, under the guidance of CMOS (Complementary Metal Oxide Semiconductor, Complementary Metal Oxide Semiconductor) device scaling down (Scaling), the density and performance follow Moore's Law to be sustained and systematized increase. However, when the semiconductor industry develops to the 45nm node or smaller, the power consumption and power consumption density of chips have gradually become a problem that needs to be solved urgently. The power supply voltage has maintained 5V as the standard for all levels of technology for a long time. Therefore, scaling down of external voltage sources (VDD-scaling) has increasingly become a bottleneck restricting the dev...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(China)
IPC IPC(8): H01L29/78H01L29/06H01L27/092H01L21/336H01L21/8238
CPCH01L21/823807H01L21/8252H01L21/8258H01L27/0605H01L27/092H01L29/205H01L29/66977H01L29/7786H01L29/66431
Inventor 肖德元
Owner SEMICON MFG INT (SHANGHAI) CORP
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products