Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

3D NAND memory and formation method thereof

A 3DNAND, memory technology, applied in semiconductor devices, electro-solid devices, climate sustainability, etc., can solve problems such as easy tilting of gate spacers, short circuit between gate spacers and channel vias, etc.

Active Publication Date: 2019-09-03
YANGTZE MEMORY TECH CO LTD
View PDF7 Cites 11 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0004] Existing memories generally include several memory blocks (Blocks), and the memory blocks are generally separated by Gate Line Slits (GLS) vertically penetrating the stacked structure. However, existing 3D NAND memories During the process, the gate spacer in some areas is easy to tilt, resulting in a short circuit between the gate spacer and the channel via hole

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • 3D NAND memory and formation method thereof
  • 3D NAND memory and formation method thereof
  • 3D NAND memory and formation method thereof

Examples

Experimental program
Comparison scheme
Effect test

no. 1 example 3D

[0050] Figure 1-Figure 14 It is a structural schematic diagram of the 3D NAND formation process according to the first embodiment of the present invention.

[0051] refer to figure 1 with figure 2 , figure 2 for figure 1 A schematic diagram of a cross-sectional structure along a cutting line CD provides a semiconductor substrate 100 on which a stacked structure 111 in which sacrificial layers 103 and isolation layers 104 are alternately stacked is formed.

[0052] The material of the semiconductor substrate 100 can be single crystal silicon (Si), single crystal germanium (Ge), or silicon germanium (GeSi), silicon carbide (SiC); it can also be silicon on insulator (SOI), germanium on insulator (GOI); or other materials, such as III-V group compounds such as gallium arsenide. In this embodiment, the material of the semiconductor substrate 100 is single crystal silicon (Si).

[0053] The stacked structure 111 includes several alternately stacked sacrificial layers 103 a...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The present invention provides a 3D NAND memory and a formation method thereof. In the formation method, the density of a channel through hole formed in a channel through hole regulation region is smaller than that of the channel through hole formed in a core region outside the channel through hole regulation region to reduce the difference between the density of a dummy channel through hole formed in a dummy channel through hole regulation region and the density of the channel through hole formed in the channel through hole regulation region, correspondingly, the density of a storage structure in the channel through hole in the channel through hole regulation region is smaller than that of a storage structure in the channel through hole in the core region outside of the channel through hole regulation region, so that the difference of the stress of a film in stack structures at the two sides of or near the junction of a step region and the core region, when the stack structures at thejunction of the step region and the core region are etched to form a gate isolation groove, the side walls of the gate isolation groove at the junction of the step region and the core region cannot be inclined or the inclination degree is greatly reduced, and it is avoided that the gate isolation groove is in short circuit with the channel through hole.

Description

technical field [0001] The invention relates to the field of semiconductor manufacturing, in particular to a method for reducing 3D NAND memory. Background technique [0002] NAND flash memory is a non-volatile storage product with low power consumption, light weight and good performance, and has been widely used in electronic products. At present, the NAND flash memory with a planar structure is close to the limit of practical expansion. In order to further increase the storage capacity and reduce the storage cost per bit, a 3D NAND memory with a 3D structure is proposed. [0003] The formation process of the existing 3D NAND memory generally includes: forming a stacked structure in which isolation layers and sacrificial layers are alternately stacked on the substrate; etching the stacked structure, forming channel vias in the stacked structure, and forming channel vias Finally, etch the substrate at the bottom of the channel via hole to form a groove in the substrate; in ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L27/11575H01L27/11582H10B43/50H10B43/27
CPCH10B43/50H10B43/27Y02D10/00
Inventor 王香凝耿静静王攀张慧刘新鑫吴佳佳肖梦
Owner YANGTZE MEMORY TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products