Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Successive Approximation Analog-to-Digital Converter Based on Code Value Estimation

An analog-to-digital converter, successive approximation technology, applied in the direction of analog/digital conversion, code conversion, instrument, etc., can solve the problems of high power consumption, limited ADC conversion speed, etc., to reduce power consumption, reduce the number of clock cycles, The effect of increasing conversion speed

Active Publication Date: 2021-09-07
CHONGQING GIGACHIP TECH CO LTD
View PDF9 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0002] The circuit structure of the traditional successive approximation analog-to-digital converter (SARADC) is as follows: figure 1 As shown, an N-bit SARADC includes N binary weight capacitors. During the sampling phase, the switch connected to the input signal Vip and Vin in the switch S1 is turned on, and the switch S2 is turned on. The upper plate of the capacitor is connected to the input signal, and the lower plate is connected to the input signal. The plate is connected to the common mode level, and after the sampling is completed, it enters the conversion phase. The switch connected to the input signal Vip and Vin in the switch S1 is turned off, the switch S2 is turned off, and the lower plate of the capacitor is floating. According to the comparison result of the comparator, it is successively approximated The logic determines the level connected to the upper plate of the capacitor bit by bit from the high bit to the low bit. It can be seen from the working process that at least N+1 clock cycles are required to complete a conversion. Each clock cycle corresponds to a capacitor charging and discharging, which limits the While the conversion speed of the ADC is high, the power consumption is also large

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Successive Approximation Analog-to-Digital Converter Based on Code Value Estimation
  • Successive Approximation Analog-to-Digital Converter Based on Code Value Estimation
  • Successive Approximation Analog-to-Digital Converter Based on Code Value Estimation

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0018] The preferred embodiments of the present invention will be described in detail below with reference to the accompanying drawings.

[0019] figure 1 It is a traditional N-bit successive approximation ADC; many SARADCs in the industry have a high oversampling rate. Compared with the sampling period, the input signal can be equivalent to a very slowly changing signal, and the digital code at the next conversion point In fact, the value can be roughly estimated based on the digital codes of the previous cycles. The principle is as follows: figure 2 As shown, there are two cases. When the input signal frequency is low, the oversampling rate is high. If the digital code values ​​​​D1 and D2 at T1 and T2 are known, in the case of first-order approximation, the digital at T3 An approximation of the code is expressed as:

[0020] D3E=2*D2-D1

[0021] According to the estimated value D3E, the judgment result of the high-order capacitor is obtained. The high-order bit is direc...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention relates to a successive approximation analog-to-digital converter based on code value estimation, which belongs to the field of semiconductor integrated circuits. The existing successive approximation analog-to-digital converter needs to make a judgment bit by bit from MSB to LSB, and it takes N+1 clock cycles to complete a conversion. The successive approximation analog-to-digital converter based on code value estimation technology can achieve jump The bit judgment cycle of the high-bit capacitor reduces the number of clock cycles required for a conversion, greatly reduces power consumption, and improves the conversion speed. The present invention roughly estimates the digital code obtained in the next conversion cycle through the code value estimation, and can skip the bit judgment cycle of the high-bit capacitor, so as to improve the conversion speed and reduce power consumption.

Description

technical field [0001] The invention belongs to the field of semiconductor integrated circuits, and relates to a successive approximation analog-to-digital converter based on code value estimation. Background technique [0002] The circuit structure of the traditional successive approximation analog-to-digital converter (SARADC) is as follows: figure 1 As shown, an N-bit SARADC includes N binary weight capacitors. During the sampling phase, the switch connected to the input signal Vip and Vin in the switch S1 is turned on, and the switch S2 is turned on. The upper plate of the capacitor is connected to the input signal, and the lower plate is connected to the input signal. The plate is connected to the common mode level, and after the sampling is completed, it enters the conversion phase. The switch connected to the input signal Vip and Vin in the switch S1 is turned off, the switch S2 is turned off, and the lower plate of the capacitor is floating. According to the comparis...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Patents(China)
IPC IPC(8): H03M1/38H03M1/00
CPCH03M1/002H03M1/38
Inventor 张勇李婷黄正波倪亚波付东兵
Owner CHONGQING GIGACHIP TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products