FPGA implementation method and apparatus of universal quasi-cyclic LDPC code encoder
An LDPC code, quasi-cyclic technology, applied in the field of communication, can solve the problems of complex logical connection, unfavorable for rational utilization of resources, incapable of high information rate, etc., to achieve the effect of overcoming the slow coding rate
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0040] The preferred embodiments of the present invention are specifically described below in conjunction with the accompanying drawings, wherein the accompanying drawings constitute a part of the application and are used to explain the principle of the present invention together with the embodiments of the present invention. For the sake of clarity and simplicity, detailed detailed descriptions of known functions and constructions in the devices described herein will be omitted when it may obscure the subject matter of the present invention.
[0041] The embodiment of the present invention provides a general FPGA implementation method of a quasi-cyclic LDPC code encoder. The embodiment of the present invention generates the number of cyclic blocks in the non-unit matrix part of the matrix, the dimension of the cyclic block, the code length, the code rate, and the system The method of compromising the requirements of the clock and the coding rate to obtain the parallel degree o...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com