Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Digital satellite interface bias verification system

A technology of digital interface and verification system, applied in the field of verification of input and output characteristics of satellite digital interface, can solve problems such as inability to adjust, interface performance test verification, interface timing mismatch, etc., to achieve the effect of real-time change

Active Publication Date: 2013-11-20
CHINA ACADEMY OF SPACE TECHNOLOGY
View PDF2 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

But the system mainly has the following three problems: 1. The delay relationship of multiple digital signals cannot be set; 2. The rising edge and falling edge of the signal depend on the characteristics of the selected chip and cannot be adjusted; 3. Mainly for the function Test, unable to grasp the tolerance characteristics of the interface
Therefore, during the entire satellite test phase of the satellite, when the temperature or the length of the connecting cable changes, the performance of the interface will change, and the phenomenon of interface timing mismatch will occur from time to time
[0005] Since the previous digital interface verification system can only complete the functional test without comprehensive test verification of the interface performance, it can no longer meet the development needs of the current satellite platform digital interface test verification

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Digital satellite interface bias verification system
  • Digital satellite interface bias verification system
  • Digital satellite interface bias verification system

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0029] Specific embodiments of the present invention will be further described in detail below in conjunction with the accompanying drawings.

[0030] The invention provides a satellite digital interface deflection verification system, which is used for artificially deflecting signals input to satellite equipment during ground testing, so that the tolerance characteristics of the satellite interface can be tested on the ground. Such as figure 1 Shown is the composition of the system of the present invention, which mainly consists of the following modules: clock module, host computer interface module, FPGA, on-star interface module and power supply module;

[0031] In the present invention, FPGA uses 3,500,000 gate chips VERTEX4 of XILIN×company TM XC4VSX35, the corresponding configuration FLASH is XCF32PVO48C, the capacity is 32Mbit, and the package is VO48. The configuration mode of FPGA and Flash is the most basic main serial configuration mode, and the clock of FPGA is g...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention relates to a digital satellite interface bias verification system, which comprises a clock module, an upper computer interface module, an FPGA (field programmable gate array), a satellite-mounted interface module and a power supply module. The power supply module is used for supplying power to the upper computer interface module, the FPGA and the satellite-mounted interface module, the clock module is used for providing clock signals for the FPGA, the upper computer interface module is used for realizing data exchange and transmission between the FPGA and an upper computer, and the satellite-mounted interface module is used for realizing data exchange and transmission between the FPGA and a satellite-mounted device and biasing a rising edge and a falling edge of a time sequence signal output by the FPGA; and the FPGA is used for realizing data interaction and delay bias of the time sequence signal. The time sequence bias of digital signals can be achieved, the delay of different digital signals is produced by the FPGA, and the working conditions of the digital interface of the satellite can be tested to obtain the time sequence tolerance. Moreover, real-time changes in the rising edge and the falling edge of signals can be realized through a variable resistance and capacitance network.

Description

technical field [0001] The invention relates to a satellite digital interface deviation verification system, which is suitable for verification of the input and output characteristics of the satellite digital interface. Background technique [0002] At present, many digital transmission interfaces are used in domestic high-orbit communication satellite measurement and control subsystems, which are used to transmit telemetry signals and remote control commands between different stand-alone machines. [0003] High-orbit communication satellites mainly use serial interfaces to realize digital signal transmission, and data signals are transmitted according to the specified timing and level. A more commonly used transmission form is: the telemetry acquisition terminal outputs a strobe signal and a clock signal, and the acquired terminal outputs serial telemetry data shifted according to the clock signal after the strobe signal arrives. For the telemetry acquisition end, it is ne...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Patents(China)
IPC IPC(8): G06F11/267
Inventor 安卫钰李威王志富郝燕艳王雷计平
Owner CHINA ACADEMY OF SPACE TECHNOLOGY
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products