3D memory device and manufacturing method thereof

A storage device and 3D technology, applied in the field of storage, can solve the problems of uneven voltage, damage to the interlayer insulating layer, excessive etching, etc., to achieve the effect of improving efficiency, easy process, and reducing process difficulty

Active Publication Date: 2019-04-26
YANGTZE MEMORY TECH CO LTD
View PDF5 Cites 1 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0006] Secondly, in the process of forming the gate conductor layer, it is necessary to remove the sacrificial layer on both sides through the gate line spacer. Since there is a certain distance between each gate line spacer, excessive etching is required to ensure the complete removal of the sacrificial layer. , so it will damage the interlayer insulating layer close to the gate line spacer
[0007] Finally, since each conductive channel formed in the grid spacer needs to supply power to multiple rows of channel holes located on both sides of it, due to the distance between the channel holes close to the conductive channel and the channel holes far away from the conductive channel, the obtained The voltage is not uniform

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • 3D memory device and manufacturing method thereof
  • 3D memory device and manufacturing method thereof
  • 3D memory device and manufacturing method thereof

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0041] The present invention will be described in more detail below with reference to the accompanying drawings. In the various figures, like elements are designated by like reference numerals. For the sake of clarity, various parts in the figures have not been drawn to scale. Additionally, some well-known parts may not be shown. For the sake of simplicity, the semiconductor structure obtained after several steps can be described in one figure.

[0042] It will be understood that, in describing the structure of a device, when a layer or region is referred to as being "on" or "over" another layer or region, it can be directly on the other layer or region, or Other layers or regions are also included between it and another layer, another region. And, if the device is turned over, the layer, one region, will be "under" or "under" another layer, another region.

[0043] If it is to describe the situation directly on another layer or another area, the expression "directly on" o...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention discloses a 3D memory device and a manufacturing method thereof. The 3D memory device includes a semiconductor substrate; a gate stack structure, wherein the gate stack structure is arranged on the semiconductor substrate and includes a plurality of gate conductor layers and a plurality of interlayer insulating layers which are alternately stacked on the semiconductor substrate; a plurality of channel holes, wherein the plurality of channel holes are respectively arranged in the corresponding storage regions in the row direction, and each channel hole penetrates through the gateinterlayer structures and is electrically connected with the semiconductor substrate; a plurality of isolation structures, wherein the plurality of isolation structures are respectively arranged in the corresponding isolation regions, and each isolation structure penetrates through the gate interlayer structure so as to achieve the isolation among the plurality of storage regions; a plurality of conductive channels, wherein the plurality of conductive channels are distributed within the isolation regions and the storage regions, each conductive channel penetrates through the gate stack structure and is electrically connected to the semiconductor substrate, each conductive channel is used for supplying power to a channel hole therearound through the semiconductor substrate, the plurality ofconductive channels arranged in the isolation regions are arranged in the row direction. The 3d memory device does not cause damage to the interlayer insulating layers due to excessive etching.

Description

technical field [0001] The present invention relates to memory technology, and more specifically, to a 3D memory device and a manufacturing method thereof. Background technique [0002] The improvement of the storage density of the memory device is closely related to the progress of the semiconductor manufacturing process. As the feature size of the semiconductor manufacturing process becomes smaller and smaller, the storage density of the memory device becomes higher and higher. In order to further increase storage density, memory devices with a three-dimensional structure (ie, 3D memory devices) have been developed. A 3D memory device includes a plurality of memory cells stacked in a vertical direction, which can double the integration level on a wafer per unit area and reduce the cost. [0003] Existing 3D memory devices are mainly used as non-volatile flash memory. The two main non-volatile flash memory technologies use NAND and NOR structures, respectively. Compared...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
IPC IPC(8): H01L27/11529H01L27/11556H01L27/11573H01L27/11582H01L27/11531
CPCH10B41/42H10B41/41H10B41/27H10B43/40H10B43/27
Inventor 刘藩东华文宇何佳骆中伟
Owner YANGTZE MEMORY TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products