Eureka AIR delivers breakthrough ideas for toughest innovation challenges, trusted by R&D personnel around the world.

Bit cycle method for improving dynamic performance of hybrid resistance and capacitance type analog to digital converter

A technology of analog-to-digital converters and mixed resistors, which is applied in the field of high-precision analog-to-digital converters, can solve the problems of interrupting the normal operation of analog-to-digital converters, increasing algorithm complexity, and difficulty in on-chip implementation, achieving the sacrifice of sampling rate and structure Simple, easy-to-achieve effects

Active Publication Date: 2016-12-07
UNIV OF ELECTRONICS SCI & TECH OF CHINA
View PDF3 Cites 8 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

The disadvantage of analog correction in the foreground is that an additional correction DAC needs to be introduced, and the normal operation of the analog-to-digital converter needs to be interrupted
Background digital calibration usually uses the "Least Mean Square Error" (LMS: Least MeanSquare) algorithm to correct the mismatch of capacitors, and the calibration scheme based on the LMS algorithm has high precision and good calibration effect under the given error modeling conditions. However, if the initial value is not selected properly, it will increase the complexity of the algorithm, and even cause problems such as non-convergence of the algorithm, which is not easy to implement on-chip

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Bit cycle method for improving dynamic performance of hybrid resistance and capacitance type analog to digital converter
  • Bit cycle method for improving dynamic performance of hybrid resistance and capacitance type analog to digital converter
  • Bit cycle method for improving dynamic performance of hybrid resistance and capacitance type analog to digital converter

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0022] The present invention proposes a bit cycle method that can improve the dynamic performance of successive approximation analog-to-digital converters, such as figure 2 As shown, will figure 1 The highest bit (MSB) capacitor 16C is split into 4C, 2C, C, C, 4C, 2C, C, and C, and the second highest bit (MSB-1) capacitor 8C is split into 4C, 2C, C, and C. figure 1 The total capacitance 32C of the medium and high 5-bit capacitor DAC is divided into four groups, and these four groups of capacitors are in figure 2 The first group of capacitors C13-C16 is represented by black, the second group of capacitors C9-C12 is represented by purple, the third group of capacitors C5-C8 is represented by red, and the fourth group of capacitors C1-C4 is represented by blue It means that each group contains 8 unit capacitors, namely 4C, 2C, C, and C. Each bit cycle uses a different combination of capacitors to achieve dynamic averaging of capacitance errors, thereby achieving the purpose of...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a bit cycle method for improving the dynamic performance of a hybrid resistance and capacitance type analog to digital converter. The applied technical field is a high-precision analog to digital converter in the field of microelectronics and solid state electronics. The bit cycle method provided by the invention is applicable to successive approximation analog to digital converter of any structure, the core idea is to split a most significant bit (MSB) capacitance and secondary most significant bit (MSB-capacitance), a capacitance array is divided into four groups, and the capacitance order is changed in each bit cycle to a dynamic averaging effect of capacitance errors is realized. The bit cycle method is characterized in that no correction algorithm needs to be introduced, no correction DAC needs to be introduced, the sampling rate of the analog to digital converter is not sacrificed, and the normal operation of the analog to digital converter is not interrupted. The bit cycle method provided by the invention can be used for carrying out dynamic averaging on the capacitance errors, therefore compared with the traditional correction method that depends on the correction DAC and the correction algorithm to improve the linearity, the structure is simpler, the occupied chip area is smaller, and a on-chip effect is realize more easily.

Description

technical field [0001] The invention relates to a novel successive approximation analog-to-digital converter (SAR ADC) bit cycle method, and the technical field of direct application is a high-precision analog-to-digital converter in the field of microelectronics and solid-state electronics. Background technique [0002] The analog-to-digital converter converts the real-world analog signal into a digital signal. It is a process of filtering, sample-holding and encoding. The analog-to-digital converter has been widely used in various on-chip systems. The requirements of different systems are different, and the performance of the analog-to-digital converter has a great influence on the stability, reliability and durability of the system. [0003] The performance index of the analog-to-digital converter is usually explained from two aspects: static parameters and dynamic parameters. The static parameters mainly include offset (Offset), missing code (Missing Code), monotonicity ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H03M1/46H03M1/40
CPCH03M1/40H03M1/46
Inventor 樊华阎波陈伟建刘兴泉
Owner UNIV OF ELECTRONICS SCI & TECH OF CHINA
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Eureka Blog
Learn More
PatSnap group products