P-type disposable programmable device structure
A device structure, one-time technology, applied in the semiconductor field, can solve the problems of low read current, large OTP peripheral circuit area, consumption, etc.
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0021] The first embodiment of the P-type one-time programmable device structure of the present invention is as follows image 3 As shown, an N-type well 11 is formed on the silicon wafer 10, and a first P-type heavily doped region 192, a second P-type heavily doped region 193, and a first P-type heavily doped region 193 are sequentially formed on the N-type well 11 from left to right. Three P-type heavily doped regions 194, on the N-type well 11 between the first P-type heavily doped region 192 and the second P-type heavily doped region 193 and between the second P-type heavily doped region 193 and the third P-type Gate oxides 13 are respectively formed on the N-type wells 11 between the first P-type heavily doped regions 194 and the gate oxides 13 between the first P-type heavily doped regions 192 and the second P-type heavily doped regions 193. Storage tube gate polysilicon 14, gate oxide 17 is formed on the gate oxide 13 between the second P-type heavily doped region 193 a...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com